Unlock stock picks and a broker-level newsfeed that powers Wall Street.

Synopsys and Intel Foundry Propel Angstrom-Scale Chip Designs on Intel 18A and Intel 18A-P Technologies

In This Article:

Synopsys Production-Ready EDA Flows and Broadest IP Portfolio Deliver Leading PPA for Intel Foundry's Advanced Processes and Packaging Technologies

Highlights

  • Production-ready Synopsys digital and analog EDA flows for Intel 18A and Intel 18A-P technologies pave the way for broad adoption and accelerate development of high-performance designs; engaged in early design technology co-optimization for Intel 14A-E

  • Optimized EDA reference flow with a unified exploration-to-signoff platform accelerates 2.5D/3D multi-die designs for Intel's EMIB-T advanced packaging technology

  • Broadest portfolio of high-performance and low-power IP for Intel 18A and expanded Synopsys IP support for Intel 18A-P offers customers faster time-to-tapeout

  • Announcing membership in Intel Foundry Accelerator Design Services Alliance and the new Intel Foundry Accelerator Chiplet Alliance to advance Intel Foundry adoption and innovation

SUNNYVALE, Calif., April 29, 2025 /PRNewswire/ -- At today's Intel Foundry Direct Connect 2025 event, Synopsys, Inc. (Nasdaq: SNPS) announced broad EDA and IP collaborations with Intel Foundry, including availability of its certified AI-driven digital and analog design flows for the Intel 18A process node and production-ready EDA flows for the Intel 18A-P process node with RibbonFET Gate-all-around transistor architecture and the industry's first commercial foundry implementation of PowerVia backside power delivery.

Synopsys and Intel Foundry Propel Angstrom-Scale Chip Designs on Intel 18A and Intel 18A-P Technologies
Synopsys and Intel Foundry Propel Angstrom-Scale Chip Designs on Intel 18A and Intel 18A-P Technologies

To drive multi-die design innovation forward, Synopsys and Intel Foundry are collaborating to enable Intel's new Embedded Multi-die Interconnect Bridge-T (EMIB-T) advanced packaging technology with an EDA reference flow powered by Synopsys 3DIC Compiler.

With its EDA flows, multi-die solution, and broad portfolio of Synopsys' foundation and interface IP on Intel 18A and Intel 18A-P, Synopsys is helping designers accelerate the development of highly optimized AI and HPC chip designs from silicon to systems.

In a keynote presentation at today's event, John Koeter, Senior Vice President, for the Synopsys IP Group, emphasized: "The successful collaboration between Synopsys and Intel Foundry is advancing the semiconductor industry with silicon to system design solutions to meet the evolving needs for AI and high-performance computing applications. Our production-ready EDA flows, IP, and multi-die solution, provides our mutual customers with comprehensive technologies to accelerate the development of chip designs that meet or exceed their requirements."