BrainChip Extends RISC-V Reach with Andes Technology Integration

In This Article:

LAGUNA HILLS, Calif., April 23, 2025--(BUSINESS WIRE)--BrainChip Holdings Ltd (ASX: BRN, OTCQX: BRCHF, ADR: BCHPY), the world’s first commercial producer of ultra-low power, fully digital, event-based, brain-inspired AI, today announced the integration of its NPUs with RISC-V cores from Andes Technology, the industry leading provider of RISC-V embedded cores. The companies will demonstrate BrainChip’s Akida™ AKD1500 on Andes’ QiLai Voyager Board and AndesCore™ AX45MP 64-bit multicore CPU IP at Andes RISC-V Con 2025 in San Jose, Calif. April 29 and in Hsinchu, Taiwan June 10.

The AKD1500 demonstrates the benefits of Akida’s pure digital, extremely energy-efficient, event-based AI computation for at-sensor or sensor-balanced solutions for AI, application processors, automotive electronics and security markets. The QiLai SoC and the Voyager development board further accelerates the development and porting of large RISC-V applications. Integrating BrainChip’s Akida technology and Andes’ high-performance QiLai SoC and Voyager development board provides a highly efficient solution for integrated edge AI compute and further expands the RISC-V ecosystem.

The BrainChip AKD1500 device is integrated into the Voyager development board using an M.2 card form factor. It delivers over 0.7 TOPS of event-based computing while consuming less than 250mW, achieving performance comparable to conventional CNN processing using 3–10× less compute. This demonstrates a cost and power-efficient path for integrating RISC-V SoCs, operating at a fraction of the power required by traditional AI accelerators. Akida is an event-based technology that is inherently lower power than conventional neural network accelerators, providing energy efficiency with high performance for partners to deliver AI solutions previously not possible on battery-operated or fan-less embedded, edge devices.

The Andes QiLai SoC chip incorporates a high-performance quad-core RISC-V AX45MP cluster. The AndesCore AX45MP is a superscalar, multicore design featuring a shared Level-2 cache, a coherence manager and a Memory Management Unit (MMU) to support Linux-based applications. Equipped with IOCP (I/O Coherency Port) interface, the AX45MP enables external hardware DMA to interact directly with the cache/memory subsystem, facilitating seamless communication between the AX45MP and high-speed modules like NPUs, GPUs and Gigabit Ethernet. Built on TSMC's 7nm process technology, the AX45MP achieves clock speeds of up to 2.2 GHz on QiLai SoC. With higher Specint2006 performance than Cortex A55, high-clock frequency and multi-core Linux capabilities, the AX45MP has been very popular as Linux AP on various applications.